ASIC DV Engineer, Networking - IndigoJobs | Bengaluru

Search Jobs


ASIC DV Engineer, Networking

IndigoJobs logo
IndigoJobs       |    Location:Bengaluru       |    Country:India


Job Description

Apply to this job
Meta is hiring ASIC Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications.As a Design Verification Engineer, you will be part of a dynamic team working with the best in the industry, focused on developing innovative ASIC solutions for Meta s data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based testbench development to verification closure. Along with traditional simulation, use other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.
ASIC DV Engineer, Networking Responsibilities
  • Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-system/SoC level verification
  • Develop functional tests based on verification test plan
  • Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage
  • Debug, root-cause and resolve functional failures in the design, partnering with the Design team
  • Perform simulation-based testing, including functional, performance, and compliance testing
  • Stay up-to-date with industry trends, standards, and best practices related to Networking
  • Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality
  • Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry
  • Mentor other engineers to drive and deliver high confidence verification for highly complex ASIC projects.
Minimum Qualifications
  • Bachelors degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience.
  • Track record of first-pass success in ASIC development cycles
  • At least 8+ years of relevant experience
  • Hands-on experience in Verilog, SystemVerilog, UVM , C/C++, Python based verification
  • Experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies
  • Experience in one or more of the following areas along with functional verification - Ethernet, 400G Mac, RDMA, TSO, LRO, PSP,ROCE (RDMA over converged Ethernet), Congestion Control etc
  • Experience with Design verification of Data-center applications like Video, AI/ML and Networking designs
  • Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle
  • Experience in IP, Cluster and SoC level verification in both RTL and Gate Level Setup
  • Proficiency in scripting languages such as Python, Perl, or TCL to build tools and flows for verification environments
  • Experience using analytical skills to craft novel solutions to tackle industry-level complex designs
  • Demonstrated experience with effective collaboration with cross functional teams
Preferred Qualifications
  • Experience in development of UVM based verification environments from scratch
  • Experience with development of fully automated flows and scripts for data exploration, analysis and performance verification
  • Experience with IP or integration verification of high-speed interfaces like Ethernet, PCIe, DDR, HBM
  • Experience with verification of ARM/RISC-V based sub-systems or SoCs
  • Experience in one or more of the following areas along with functional verification - SV Assertions, Formal, Emulation
  • Experience with revision control systems like Mercurial(Hg), Git or SVN
  • Experience with simulators and waveform debugging tools
  • Experience working across and building relationships with cross-functional design, model and emulation teams
About Meta
.
Equal Employment Opportunity
.

Meta is committed to providing reasonable accommodations for qualified individuals with disabilities and disabled veterans in our job application procedures. If you need assistance or an accommodation due to a disability, fill out the Accommodations request form .

Job Classification

Industry: Internet
Functional Area / Department: Engineering - Hardware & Networks
Role Category: Hardware
Role: Functional Verification Engineer
Employement Type: Full time

Contact Details:

Company: Meta
Location(s): Bengaluru





Report / Flag this Job Ad


More Jobs

Oracle DBA (Database Administrator) Annapolis Junction, MD

Annapolis Junction, MD ESR Healthcare Oracle DBA (Database Administ

Oracle DBA (Database Administrator) Honolulu, HI TS/SCI Full Poly

Honolulu, HI ESR Healthcare Oracle DBA (Database Administrator) H

Oracle DBA (Database Administrator) Annapolis Junction, MD TS/SCI Full Poly

Annapolis Junction, MD ESR Healthcare Oracle DBA (Database Administ

Senior Mobile Developer Birmingham al

Birmingham al ESR Healthcare Senior Mobile Developer Birmingham B

Proven experience as a mobile developer working with native OS architectures
Extensive experience with: iOS: Swift, SwiftUI; Android: Kotlin, Jetpack Compose
Demonstrated experience mentoring or leading developers
Strong experience with third-party libraries and API integrations
Deep understanding of object-oriented programming (OOP) principles
Comfortable working in a structured Agile Scrum environment
Excellent analytical, problem-solving, and decision-making skills
Strong communication skills with ability to drive consensus across teams
Preferred Qualifications
Demonstrable portfolio of released applications on the App Store or Google Play Store
Experience working across both iOS and Android platforms
Experience in large-scale, enterprise environments
Team Environment:
Team includes 2 Level 3 Engineers and 1 Level 4 Engineer
Part of a larger organization with three mobile development teams
Agile delivery model with high visibility and impact
Interview Process:
Initial 45-minute interview
Typically followed by a second technical interview
Occasional fast-tracked offers after first interview

'>